





## ECE 270: Embedded Logic Design







# Evolution of Programmable Logic Device (PLD)

#### **PLD**

 Programmable logic devices (PLD): Devices whose internal architecture is predetermined by manufacturer but which are created in such a way that they can be configured in the field to perform variety of functions







#### PAL: Complex PLDs

- Novelty: Central interconnect
- In addition to programming SPLD (PAL), connections can also be programmed using programmable interconnect matrix
- This leads to increase in the complexity of software tools





## FPGA Architecture

## FPGA (1984)





#### FPGA: Interconnect



## FPGA (1984)





#### Memory

DRAM: Dynamic RAM

- address line

  Capacitor: no change (empty) = 0

  charged = 1
- A DRAM chip consists of a number of memory cells which can each hold 1-bit of data, stored in a capacitor.
- Due to the fact that capacitors leak electric charge, the state of the bit of information held by each memory cell will eventually fade unless the charge of the capacitor is periodically refreshed by the memory controller.
- The memory controller does this by reading the state of each memory cell and then writing the state back again.
- This is where dynamic RAM gets its name.

#### Memory

- SRAM: Static RAM
- Whereas each bit of memory in DRAM is stored in a capacitor, SRAM uses latches to store the data.
- More space than DRAM and expensive
- No refreshing and hence, faster than DRAM
- Used in high-speed, low-capacity memory chips (L1 Cache)

**SRAM** (static RAM, no 'refresh' required, **6 FETransistors**)
CMOS = complementary metal oxide silicon



#### **FPGA**

- Islands of PLD surrounded by sea of programmable interconnects
- Based on CMOS and SRAM (EPROM or EEPROM in CPLD)
- FPGA Logic Blocks are implemented as LUTs (Look Up Tables) which are RAM based, while CPLDs implement sum-of-product style logic
- SRAM is mature technology and hence, efficient
- Easy and fast to program
- Less delay in data communication from one logic block to another



### **FPGA**

| Feature                                         | SRAM                                                          | Antifuse                       | E2PROM /<br>FLASH                 |
|-------------------------------------------------|---------------------------------------------------------------|--------------------------------|-----------------------------------|
| Technology node                                 | State-of-the-art                                              | One or more generations behind | One or more generations behind    |
| Reprogrammable                                  | Yes<br>(in system)                                            | No                             | Yes (in-system or offline)        |
| Reprogramming<br>speed (inc.<br>erasing)        | Fast                                                          |                                | 3x slower<br>than SRAM            |
| Volatile (must<br>be programmed<br>on power-up) | Yes                                                           | No                             | No<br>(but can be if required)    |
| Requires external configuration file            | Yes                                                           | No                             | No                                |
| Good for prototyping                            | Yes<br>(very good)                                            | No                             | Yes<br>(reasonable)               |
| Instant-on                                      | No                                                            | Yes                            | Yes                               |
| IP Security                                     | Acceptable<br>(especially when using<br>bitstream encryption) | Very Good                      | Very Good                         |
| Size of configuration cell                      | Large<br>(six transistors)                                    | Very small                     | Medium-small<br>(two transistors) |
| Power consumption                               | Medium                                                        | Low                            | Medium                            |
| Rad Hard                                        | No                                                            | Yes                            | Not really                        |

#### FPGA Architecture

- All 7-series families share the same basic building blocks.
- The mixture and number of these resources varies across families

